2022
[47] S. W. Hussain,
T. V.
Mahendra; S. Mishra ;
A. Dandapat,
“SMS-CAM: Shared Matchline Scheme for Content Addressable Memory” in the Integration
the VLSI Journal, Elsevier. https://doi.org/10.1016/j.vlsi.2022.08.013
Vol-88, pp-70-79, Aug-2022.
[46] Keshab Das, A. Dandapat, ""Design of a 1.29-1.61 GHz LC-VCO with Improved Phase Noise and Figure-of Merit (FoMT) for GPS and Satellite Navigation" in the Journal of Circuits, Systems, and Computers, Accepted-May 2022.
2021
[45] S. W. Hussain,
T. V.
Mahendra; S. Mishra ;
A. Dandapat,
""Match-Line Control Unit for Power and Delay Reduction in Hybrid CAM"
in the IET Circuits, Devices & Systems, https://doi.org/10.1049/cds2.12024
, Vol-15, issue-3, pp 272-283, Feb 2021.
2020
[44] S. W. Hussain,
T. V.
Mahendra; S. Mishra ;
A. Dandapat,
""Low-Power Content Addressable Memory Design using Two-Layer P-N
Match-Line Control and Sensing" in the Integration the VLSI Journal,
Elsevier. https://doi.org/
10.1016/j.vlsi.2020.06.001 Vol 75,
pp 73-84 Nov 2020.
[43] T. V. Mahendra; S. W. Hussain; S. Mishra ; A. Dandapat, ""A Novel Low-Power Matchline Evaluation Technique for Content Addressable Memory (CAM)" in the Special Issue On Advanced Networking And Communication Solutions For Wireless Mobile Networks, Journal of Information Science and Engineering, https://jise.iis.sinica.edu.tw/JISESearch/pages/View/PaperView.jsf?keyId=176_2357, Vol. 36, no-5, pp. 1035-1053 , Mar 2020.
[42] T. V.
Mahendra; S. W. Hussain;
S. Mishra ;
A. Dandapat,
""Energy-Efficient Precharge-Free Ternary Content Addressable Memory
(TCAM) for High Search Rate Applications" in the IEEE Transactions on
Circuits and Systems I: Regular Papers, vol. 67, pp. 2345-2357, DOI:10.1109/TCSI.2020.2978295,
Feb 2020.
[41] S. Mishra ; T. V.
Mahendra ; S. W. Hussain ;
A. Dandapat,
" Analogy of Matchline Sensing Techniques for Content Addressable Memory (CAM)' IET Computers &
Digital Techniques, Vol. 14, pp. 87-96, DOI:10.1049/iet-cdt.2019.0178,
Feb 2020,
2019
[40] T. V.
Mahendra ; S. W. Hussain ; S. Mishra ; A. Dandapat,
" Low Discharge Precharge Free Matchline Structure for Energy-Efficient
Search using CAM, Integration the VLSI Journal, Elsevier. https://doi.org/10.1016/j.vlsi.2019.08.002
, Vol. 69, pp-31-39, 2019.
[39] Farhana Begum, S. Mishra ; A. Dandapat,,
“Low Power 10-Bit Flash ADC with Divide and Collate Subranging Conversion
Scheme”, Transactions on Computer Science & Engineering and Electrical
Engineering, Scientia Irinica, DOI: 10.24200/SCI.2019.5162.1129, vol-28,
issue-6, pp. 3464-3479 2019
[38] Anup Dandapat, “Methodologies for CAM and ADC design”, CSI Transactions on ICT,
Springer , vol. 7, pp-87-91, June 2019.
[37] Farhana Begum, S. Mishra ; Najrul
Islam ; A. Dandapat,,
“A 10-bit 2.33 fJ/conv. SAR-ADC with High Speed Capacitive DAC Switching using
a Novel Effective Asynchronous Control Circuitry”, Analog Integrated Circuits
and Signal Processing, Springer, https://doi.org/10.1007/s10470-019-01450-w
, Volume 100, Issue 2, pp
311–325 , 2019.
[36] Farhana Begum, S. Mishra ; Najrul
Islam ; A. Dandapat,,
“Frequency Improvement of 10-bit SAR-ADC using TSPC based Control Circuitry”,
IEEE VLSI Circuits & Systems Letter (VCAL), Vol-5, issue-1, pp-1-8, 2019.
2018
[35] S. W. Hussain,
T. V.
Mahendra ; S. Mishra ; A. Dandapat,,
“Match-Line Division and Control to Reduce Power Dissipation in Content
Addressable Memory”, IEEE Transactions on Consumer Electronics, DOI: 10.1109/TCE.2018.2859623
Vol. 64, Issue 3, pp-301-309 , 2018.
[34] Farhana Begum and Anup Dandapat,
“A 10-bit 2.5 GS/s low power hybrid subranging flash-SAR ADC for high data rate
communication”, CSI Transactions on ICT, Springer , May 2018, DOI
10.1007/s40012-018-0190-3.
[33] T. V. Mahendra ; S. W. Hussain ; S. Mishra ; A. Dandapat,
" Precharge Free Dynamic Content Addressable
Memory, Electronics Letters, IET, https://doi.org/10.1049/el.2018.0592 Vol-54, issue-9, pp 556-558, Mar 2018.
2017
[32] D. Kumar, P. Saha and A.
Dandapat , " Hardware Implementation of Methodologies of Fixed Point
Division Algorithms, International Journal on Smart
Sensing and Intelligent Systems, Vol-10, Issue-3, pp.630-645, Sep. 2017.
[31] D. Kumar, P. Saha and A.
Dandapat , " Vedic Algorithm for Cubic Computation and VLSI
Implementation" in the Engineering Science and Technology, Elsevier,
Vol-20, Issue-5, 2017.
[30] S. Mishra, T. V. Mahendra, J. Saikia and A. Dandapat , " A Low-Overhead Dynamic
TCAM with Pipelined Read-Restore Refresh Scheme" in the IEEE Transactions
on Circuits and Systems I: Regular Papers., DOI: 10.1109/TCSI.2017.2756662
Vol-65, issue 5, pp 1591-1601, 2017.
[29] T. V. Mahendra, S. Mishra and A. Dandapat , "Self Controlled High
Performance Pre-Charge Free Content Addressable Memory”, in IEEE Transactions
on Very Large Scale Integration Systems, DOI: 10.1109/TVLSI.2017.2685427
vol. 25, no. 08, pp. 2388-2392, 2017.
2016
[28] S. Mishra and A. Dandapat,
Energy-efficient adaptive match-line controller for large-scale associative
storage, IEEE Transactions on Circuits and Systems II: Express Briefs, DOI: 10.1109/TCSII.2016.2595598
Vol.-64, Issue No.-6, Page Nos -710-714, 2016.
[27] S. Mishra, T. V. Mahendra, and A. Dandapat, A 9-T 833-MHz
1.72-fJ/bit/search quasi static ternary fully associative cache tag with
selective matchline evaluation for wire speed applications, IEEE
Transactions on Circuits and Systems I: Regular Papers, DOI: 10.1109/TCSI.2016.2592182,
Vol. 63, Issue No. 11, Page Nos. 1910-1920, 2016.
[26] V. Kumar and A. Dandapat, Design Methodology for Multiple Output Combinational
Circuits Using Cyclic Combinational Technique, Journal of Circuits,
Systems, and Computers, https://doi.org/10.1142/S021812661650153X,
Vol. 25, Issue No. 12, pp- 1650153-1-20, 2016.
[25] V. Kumar, C. K. Jha, G. Thapa, and A. Dandapat, A Novel Methodology for
Design of Cyclic Combinational Circuits, Journal of Low Power Electronics,
Vol. 12, Issue No. 3, Page Nos. 205-217, 2016.
2015
[24] S. Mishra, A. Dandapat, “ EMDBAM: A Low Power Dual Bit Associative Memory with
Match Error and Mask Control”, ” in IEEE Transactions on Very Large Scale
Integration Systems, DOI: 10.1109/TVLSI.2015.2503005,
vol. 24, no. 6, pp. 2142-2151, 2015.
[23] Partha Bhattacharyya, B. Kundu, S.
Ghosh, Vinay Kumar, and A. Dandapat, “Performance Analysis of a Low Power High
Speed Hybrid 1 Bit Full Adder Circuit” in IEEE Transactions on Very Large Scale
Integration Systems, DOI: 10.1109/TVLSI.2014.2357057,
vol. 23, issue 10, pp. 2001-2008, 2015.
2014
[22] P.
Saha, D. Kumar, P. Bhattacharyya, A. Dandapat, “Design of 64-Bit Squarer
Based On Vedic Mathematics” in Journal of Circuits, Systems, and Computers,
World Scientific, https://doi.org/10.1142/S0218126614500923,
vol. 23, pp- 1450092, 2014.
[21] P. Saha, D. Kumar, P. Bhattacharyya, A. Dandapat., “Vedic Division
Methodology for High Speed VLSI Applications" in IET Journal of Engineering,
pp. 1-9, 2014.
[20] P. Saha, P. Bhattacharyya, A. Dandapat, “improved
floating point multiplier design based on canonical sign digit”, in
International journal of Technology, Vol. 5, No 1, pp. 22-31, 2014.
[19] D. Kayal,
P.
Mostafa, A.
Dandapat, C. K.
Sarkar, “Design of High Performance 8 bit Multiplier using Vedic
Multiplication Algorithm with McCMOS Technique”, in The Journal of Signal
Processing Systems, Springer, https://doi.org/10.1007/s11265-013-0818-3, Vol.
76, Issue-1, pp. 1-9, Accepted, July-2013, published-2014.
[18] P. Saha, A. Banerjee, P.
Bhattacharyya, A. Dandapat*,
“Improved Matrix Multiplier Design for High Speed DSP Applications”, in IET journal of Circuits, Devices &
Systems, https://doi.org/10.1049/iet-cds.2013.0117
vol. 8, issue 1, pp. 27-37, 2014.
2013
[17] D. Ghosh1, P. C. Mondal1, D. Kayal2, P. Bhattacharyya1, A. Dandapat, “A Novel
Design of Seven Segment Decoder using Cyclic Combinational Technique”, in International
Journal of Low Power Electronics, ASP, vol. 9, No 4, pp. 421-426,
2013.
[16] P. Saha, A. Banerjee, P.
Bhattacharyya, A. Dandapat “A High Speed Multiplier using High Accuracy
Floating Point Logarithmic Number System",
in Trans. on Computer Sc. & Engineering & Electrical
Engineering, Science and Technology, scientia Iranica, vol. 21, No 3,
pp. 826-841, 2013.
2012
[15] D. Kayal, A. Dandapat, “Design of a High Performance Memory Using a Novel Architecture of Double Bit CAM and SRAM” in International Journal of Electronics, Tailor & Francis, https://doi.org/10.1080/00207217. 2012.681530, Vol. 99, Issue: 12, pp. 1691-1702, 2012.
[14] M. Chanda, A. S. Chakraborty, A. Dandapat and H. Rahaman, “pre-settable
sequential circuits design using single-clocked energy efficient adiabatic
logic”, in Journal of Electron Devices, Vol. 12, 2012, pp. 713-718, 2012.
2011
[13] Prabir Kumar Saha, A. Dandapat, P. Bhattacharrya, “ASIC Design of a High Speed Low Power
Circuit for Factorial Calculation Using Ancient Vedic Mathematics” in
Microelectronics Journal, Elsevier. https://doi.org/10.1016/j.mejo.2011.09.001
Vol. 42 (2011) , pp.1343–1352, 2011.
[12] Prabir Saha, A. Dandapat and P. Bhattacharrya, “ASIC Implementation of High Speed Processor for Calculating Discrete Fourier Transformation using Circular Convolution Technique” in WSEAS Trans. on Circuits and Systems. Issue 8, Volume 10, August 2011.
[11] S.
Mukherjee, P. Mustafa, D. Kayal, A.
Dandapat and C. K. Sarkar, “Flash Type ADC Using Input Voltage Level
Based Circuit Activation Technique” in International Journal of
Electronics & Telecommunication And Instrumentation Engineering, PP[23?29], Volume 06, Issue No 01,
December 2011.
[10] Prabir
Saha, Arindam Banerjee, A. Dandapat
and P. Bhattacharrya “Vedic Mathematics Based 32-Bit Multiplier Design for High
Speed Low Power Processors”, in international Journal of smart sensing and
intelligent systems, vol. 4, no. 2, pp 268-284, June, 2011.
International Conferences: (Last 10 years)
2021
[43] S. W. Hussain and A. Dandapat, "Match-Line Controlled Content Addressable Memory: Low-Power and High-Speed Searching", in Student Research Forum of IEEE 34th International Conference on VLSI Design & 20th International Conference on Embedded Systems (VLSID) 2021, India (Virtual), 2021
2020
[42] S. W. Hussain ,T. V. Mahendra, S. Mishra, and A. Dandapat, " Efficient Matchline Controller for Hybrid Content Addressable Memory ”, in IEEE region 10 SYMPOSIUM (TENSYMP) 2020 5th – 7th June, 2020 | Dhaka, Bangladesh.
2019
[41] T. V. Mahendra, S. W. Hussain, S. Mishra, and A. Dandapat, " A Low-Power Split Controlled Single Ended Storage Content Addressable
Memory ”, in IEEE International Symposium on Smart Electronic Systems (IEEE-iSES), on 16-18 December 2019, Rourkela, India
[40]
T. V. Mahendra, S. W. Hussain, S.
Mishra, and A. Dandapat, " Design and Implementation of Drivers and
Selectors for Content Addressable Memory (CAM) ”, in 2nd International
Conference on Electronics and Communication Engineering (ICECE’2019), on 9-11
December 2019, Xi'an, China.
[39]
S. W. Hussain ,T. V. Mahendra, S.
Mishra, and A. Dandapat, " Efficient Matchline Controller for Hybrid
Content Addressable Memory ”, in 2nd International Conference on
Electronics and Communication Engineering (ICECE’2019), on 9-11 December
2019, Xi'an, China.
[38] S. W. Hussain ,T. V. Mahendra, S. Mishra, and A. Dandapat, " A Quasi-Static Storage and Decision Block for Performance-Efficient Content Addressable Memory ”, in 6th IEEE International Conference on Engineering Technologies and Applied Sciences (ICETAS), on 20-21 December 2019, Kuala Lumpur, Malaysia.
[37] T. V. Mahendra, Sh. Wasmir Hussain, S. Mishray and A. Dandapat, ““Low Match-Line Voltage Swing Technique for Content Addressable Memory” (paper #1570538547), in 7th International Conference on Smart Computing & Communications (ICSCC)] on 28-30 June 2019, Curtin University Malaysia, Miri, Malaysia.
[36] T. V. Mahendra, Sh. Wasmir Hussain, S.
Mishray and A. Dandapat, ““Performance
Analysis of N-CAM, P-CAM and TG-CAM Using 45-nm Technology (Paper
ID)ICICCS-045””, in IEEE International
Conference on Intelligent Computing and Control Systems [ICICCS 2019] on 15-17
May 2019, Tamilnadu, India.
[33] D. Kumar, P. Saha, A. Dandapat,
‘‘A new Vedic division algorithm for binary number systems,’’ in 6th
international conference on 'Computing, Communication and Sensor Network (CCSN),
Kolkata, Dec. 2017.
[32] S. Sarma, F. Begum and A. Dandapat, ‘‘Design
of a 2.5 GS/s 6-bit 2.4 mW Flash ADC in 45-nm CMOS Technology,’’ in 2nd
International Conference on Inventive Computation Technologies (ICICT), 2017,
Coimbatore, pp. 1-6.
[31] Venkatesh Mani Tripathi, Sandeep
Mishra, Jyotishman Saikia, and Anup Dandapat, ‘‘A Low-Voltage 13T Latch-Type
Sense Amplifier with Regenerative Feedback for Ultra Speed Memory Access,’’ in
2017 30th International Conference on VLSI Design and 2017 16th International
Conference on Embedded Systems (VLSID), 2017, pp. 1-5.
[30] Jyotishman Saikia, Sandeep Mishra, and
Anup Dandapat, ‘‘Large Scale Dynamic Content Addressable Memory with
Hybrid Matchline Structure,’’ in Students’ Technology Symposium (TechSym), 2016
IEEE, 2016. Received Best Paper Award.
[29] Telajala Venkata Mahendra, Sandeep Mishra and Anup Dandapat, ‘‘Fully Dynamic High Density Associative Storage Architectures: Study, Comparison and a Proposal,’’ in Electronics and Communication Systems (ICECS), 2016 3rd International Conference on, 2016, pp. 1-4.
2015
2014
[27] Vinay Kumar, A. Dandapat, “Transistor Level Implementation of Cyclic
Combinational Circuits”, in International Conference on
Advances in Communication, Network, and Computing – CNC 2014, Chennai, India,
Feb-2014.
2013
[26] Prabir Saha, Partha
Bhattacharyya, Deepak Kumar and Anup
Dandapat, “ASIC Implementation of High Speed Processor for Computing Fast
Hartley Transformation” in International
Conference on Advanced Electronic Systems, CSIR-CEERI PILANI, Sep-2013.
[25] Prabir Saha, Deepak Kumar, Partha
Bhattacharyya and Anup Dandapat,
“Reciprocal unit based on Vedic mathematics for signal processing applications”,
in International Symposium on
Electronic System Design (ISED), Singapore, Dec 2013.
2012
[24] Prabir
Saha, Arindam Banerjee,
Anup Dandapat and
Partha Bhattacharyya,
“Design of High
Speed Vedic Multiplier for Decimal Number System”, in
VLSI Design & Test Symposium, 2012.
2011
[23] M. Chanda, A. Dandapat, H. Rahaman, “Pre-Settable
Single Clocked Adiabatic Sequential Circuits for Ultra Low Power
Architectures”, in 9th international conference on power electronics
and Drive systems, 2011.
[22] Prabir Saha, Arindam
Banerjee, Partha Bhattacharyya and Anup
Dandapat, “Vedic Divider: Novel Architecture (ASIC) for High Speed VLSI
Applications” in International
Symposium on Electronic System Design (ISED), 19-21 December 2011, Kochi,
India, 2011.
[21] M. Chanda, A. Dandapat, H. Rahaman ,“Design and Analysis of Tree-Multiplier using Single-Clocked Energy Efficient Adiabatic Logic”, in: Proceedings of the IEEE, Techsym, 2011. (Published in IEEE xplore)
[20] Prabir Saha, Arindam Banerjee, Partha Bhattacharyya, Anup Dandapat, “High Speed ASIC Design of Complex Multiplier Using Vedic Mathematics”; in: Proceedings of the IEEE, Techsym, 2011. (Published in IEEE xplore)
1)
10 years of experience
as Associate prof. H.O.D in ECE dept. and 4 years as Associate Dean (Academics),
Dean (Academics) [from July 2017-Oct 2018] in NIT Meghalaya
Employer:
Central Govt.
Post: Associate Professor
Duration: Dec 20. 2012- till date.
2) 1 year
& 8 months of experience as
Associate Prof. H.O.D in ECE dept. in CITM
Employer:
Camellia Institute of Technology & Management
Post: Associate Professor
Duration: May. 2011- 19th Dec, 2012.
3) 1
year of experience as H.O.D in ECE dept. in MIET
Employer: Modern Inst of Engg.
& Technology
Post: Associate Professor
Duration: May. 2010- Apr. 2011.
4) 3
years experience as a Research Faculty at Jadavpur University
Employer: Jadavpur University
Post: Project Faculty under Special Manpower Development Project
(SMDP-II)
Duration: Aug. 2007- 30th Apr.2010.
5) 1 year
of experience as a research engineer at
Jadavpur University
Employer:
Post: Project Engineer under Special Manpower Development Project
(SMDP-II)
Duration: Sep. 2006- July. 2007
6) 2
years of experience in under graduate level teaching
Employer:
Post : Lecturer
Duration: Aug., 2004 – Aug. 2006
7) 1 year of experience as guest research
instructor in BESU, Shibpur (IIEST).
Employer:
Post: guest researcher
Nature of Job: Teaching, M.Tech Students. Guide the research scholar to
their research and help them to use tools.
8) 2
years of experience as guest faculty at Jadavpur University.
Employer:
Post:
guest faculty
1. Name : Special Manpower Development Project
Funding Agencies : Meity
Amount : 94.04 Lakh
Role : Chief
Investigator
Duration : 5 Years
Status : Completed
(Dec 2015-2021)
2. Name : A
“Study Project Proposal” on Dynamic Reconfigurable Implementation of
Cryptographic Algorithms on FPGA Platform.
Funding Agency : DeitY
Amount : 15 Lakh
Role :
Co-Investigator
Duration : 1 Year
Status : Completed
(Jan 2016-Mar 2017)
3. Name : Ultra
Low Power Multi Array 64K X 16 Dual Bit Associative Memory with partial
matching Capability.
Funding
Agency :
DST-SERB
Amount : 26.3 Lakh
Role :
Chief-Investigator
Duration : 3 Years
Status : Completed (Mar 2016-Mar2019)
4. Name : Assessment of climate change impact on soils and various water basins of Meghalaya using existing and newer techniques.
Funding
Agency : DST
Amount : 66.45 Lakh
Role :
Co-Investigator
Duration : 3 Years
Pankaj Singariya, Anurag Deori, Airilang Sohshang and Sweeta Hajong, seven segment Display interfacing with microcontroller in MPLAB, 2022
Pujari Pushparaj Naik, LOW POWER DIGITAL SENSE AMPLIFIER, 2022
Committee/Body |
Role |
Ph.D
selection Committee |
Screening
& Selection |
Convocation
preparation committee |
Line-up
the preparation |
Library
Committee |
Selection
of Library books, journals etc. (related to ECE) |
Academic
Progress Committee |
Chairman |
Departmental
Advisory Committee |
Chairman |
Departmental
Research Committee |
Chairman |
Screening
Committee for Student Free ship |
Chairman |
National
Institutional Ranking Framework (NIRF) committee, 2016/2017 |
Chairman |
Research
Committee (till 2016) |
Convener |
Senate
(till Oct 2018) |
Dean
(AA) |
PG
Programme Evaluation Committee (PGPEC) (till Oct 2018) |
Chairman |
UG
Programme Evaluation Committee (UGPEC) (till Oct 2018) |
Chairman |
Conference:
1) International conference on Electronic Design, Computer Networks & Computer Aided Verification (EDCAV-2015) as organizing chair. 29-30 Jan, 2015.
1) One day workshop on Tanner EDA Tools Training, jointly organized by Jadavpur University and Integrated Microsystem, 19th Jan, 2008, at Jadavpur University, Kolkata, India.
2) Workshop on Schematic & Layout Design Flow in CADENCE, 16th – 18th Jan 2014, organized by ECE Dept, NIT Meghalaya.
3) One day workshop on curriculum Development for B.Tech
Programme on 19th Mar, 2018-as convenor.
4) 5-day refresher course on “Recent trends in VLSI Design”
during 27th Sep-1st Oct 2021-as Organizing chair.
5) 5-day short term course on “Custom IC Design from Simulation and verification to Tape-out” during 16th-20th Sep 2021-as a convenor.
1) Short term course on Electronic Design Automation & Digital Systems Realization using FPGA, organized by ECE Dept, NIT Meghalaya, 9th June to 9th July, 2014.
2) Short term course on Custom IC Design Using Cadence Tools & HDL Synthesis and Implementation on FPGA. 6th-11th June 2016—as convener.
3) Short Term Training Programme on Digital Design and Analysis at Backend Level Using CADENCE during 5th Mar-9th Mar, 2018—as convenor.
Sl No. | Award Details | Year |
---|---|---|
1 | Best Researcher (from NIT Meghalaya for research contribution) | 2017 |
2 | Leader of the year-2015 (from NIT Meghalaya for best leadership role) | 2016 |
3 | Young Faculty Research Fellowship (from DeitY) | 2016 |
4 | Elevated to IEEE Senior member | 2015 |
5 | Top 10 of the Cadence Design Contest 2005-2006 (for the paper “Design and Power-Performance Optimization of a Low Leakage Serial CAM”) | 2006 |
6 | National Scholarship (Given by the Govt. of India, Human Resource Dept.) for the performance in B.Sc certificate examination | 2002 |
7 | First position in Haldia Sub-Division in class X Examination | 1997 |